首页> 外文会议>EUROMICRO Conference, 1999. Proceedings. 25th >Investigating the implementation of a block structured processor architecture in an early design stage
【24h】

Investigating the implementation of a block structured processor architecture in an early design stage

机译:在早期设计阶段研究块结构处理器体系结构的实现

获取原文

摘要

When designing a new micro-architecture, it is difficult to estimate the influence of the architectural parameters on clock period and chip area. In this paper, we use automatic synthesis to investigate the implementation of a novel processor architecture, namely a block structured instruction set architecture (BSA). In a BSA, instructions are statically grouped into fixed-length blocks by the compiler and the execution policy within a block is data-flow. The use of automatic synthesis is forced by the fact that a broad design space is investigated in an early design stage. The three parameters that we specifically focus on are blocksize, instruction selection window size and issue width. Various pipeline configurations are investigated. Moreover, we investigate the effect of technology scaling on the selection of the best architecture and pipeline configuration; we consider both a 0.8 /spl mu/m 2-metal layer CMOS technology and a more advanced 0.25 /spl mu/m 6-metal layer CMOS technology. From this paper we can conclude that a BSA has several implementational benefits over traditional architectures due to the partitioned design and the reduced wiring delays.
机译:设计新的微体系结构时,很难估计体系结构参数对时钟周期和芯片面积的影响。在本文中,我们使用自动综合来研究一种新型处理器体系结构(即块结构指令集体系结构(BSA))的实现。在BSA中,指令由编译器静态分组为固定长度的块,并且块内的执行策略是数据流。由于在早期设计阶段就研究了广阔的设计空间,因此不得不使用自动综合。我们特别关注的三个参数是块大小,指令选择窗口大小和发布宽度。研究了各种管道配置。此外,我们研究了技术扩展对最佳架构和管道配置的选择的影响。我们同时考虑了0.8 / spl mu / m的2金属层CMOS技术和更先进的0.25 / spl mu / m的6金属层CMOS技术。从本文中我们可以得出结论,由于分区设计和减少的布线延迟,BSA具有比传统体系结构更多的实现优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号