首页> 外文会议>Euromicro Conference, 1998. Proceedings. 24th >Pipeline architecture of specialized reconfigurable processors in FPGA structures for real-time image pre-processing
【24h】

Pipeline architecture of specialized reconfigurable processors in FPGA structures for real-time image pre-processing

机译:FPGA结构中用于实时图像预处理的专用可重配置处理器的管线架构

获取原文

摘要

The article presents considerations concerning the choice of a multiprocessor unit architecture for fast realization of the tasks connected with initial processing of visual images. Based on the earlier experience of the author within the scope of real time systems, implementation in pipeline architecture of specialized hardware processor-assembled on the basis of FPGA programmable structures-was suggested. In particular, implementation of the following processor has been prepared: median filtration, convolution, look-up-table recording, logic processor, histogram count-up and morphological processors. Experimental work has also been done, in order to verify the concept assumed, whose results associated with delay times are included in the article. A structure of universal reconfigurable processor has been moreover offered. The works have been financed by the Polish Scientific Research Committee.
机译:本文提出了有关选择多处理器单元体系结构以快速实现与可视图像的初始处理有关的任务的注意事项。基于作者在实时系统范围内的较早经验,提出了在FPGA可编程结构的基础上组装的专用硬件处理器的流水线体系结构中的实现。特别地,已经准备了以下处理器的实现:中值滤波,卷积,查找表记录,逻辑处理器,直方图递增和形态处理器。为了验证所假设的概念,还进行了实验工作,其结果与延迟时间相关,已包含在本文中。此外,已经提供了通用可重构处理器的结构。这些工作由波兰科学研究委员会资助。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号