首页> 外文会议>IEE Colloquium on Active Sound And Vibration Control >Test generation for designs with multiple clocks
【24h】

Test generation for designs with multiple clocks

机译:具有多个时钟的设计的测试生成

获取原文

摘要

To improve the system performance, designs with multiple clocks have become more and more popular. In this paper, several novel test generation procedures are proposed to utilize multiple clocks in the design effectively and efficiently in order to dramatically reduce test pattern count without sacrificing fault coverage or causing clock skew problem. This is achieved by pulsing multiple noninteractive clocks simultaneously and applying a clock concatenation technique. Experimental results on several industrial circuits show significant test pattern count reduction by using the proposed test pattern generation procedures.
机译:为了提高系统性能,具有多个时钟的设计变得越来越流行。在本文中,提出了几种新颖的测试生成过程,以有效,高效地利用设计中的多个时钟,从而在不牺牲故障覆盖率或不会引起时钟偏斜的情况下,大大减少测试模式的数量。这是通过同时脉冲多个非交互式时钟并应用时钟级联技术来实现的。在多个工业电路上的实验结果表明,通过使用建议的测试图案生成程序,可以显着减少测试图案的数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号