首页> 外文会议>Visual Communications and Image Processing '95 >Very large scale integration (VLSI) architectures for video signal processing
【24h】

Very large scale integration (VLSI) architectures for video signal processing

机译:用于视频信号处理的超大规模集成(VLSI)架构

获取原文

摘要

Abstract: The paper presents an overview on architectures for VLSI implementations of video compression schemes as specified by standardization committees of the ITU and ISO, focussing on programmable architectures. Programmable video signal processors are classified and specified as homogeneous and heterogeneous processor architectures. Architectures are presented for reported design examples for the literature. Heterogenous processors outperform homogeneous processors because of adaptation to the requirements of special subtasks by dedicated modules. The majority of heterogenous processors incorporate dedicated modules for high performance subtasks of high regularity as DCT and block matching. By normalization to a fictive 1.0 micron CMOS process typical linear relationships between silicon area and through-put rate have been determined for the different architectural styles. This relationship indicated a figure of merit for silicon efficiency.!64
机译:摘要:本文概述了由ITU和ISO标准化委员会指定的视频压缩方案的VLSI实现的体系结构,重点是可编程体系结构。可编程视频信号处理器被分类并指定为同类和异构处理器体系结构。提出了用于文献报道的设计实例的体系结构。异构处理器的性能优于同类处理器,因为专用模块可以适应特殊子任务的要求。大多数异构处理器都集成了专用模块,以实现高规则性的高性能子任务,如DCT和块匹配。通过标准化的虚拟1.0微米CMOS工艺,已经确定了不同建筑风格的硅面积与吞吐速率之间的典型线性关系。这种关系表明了硅效率的优劣。64

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号