首页> 外文会议>ACM/IEEE Design Automation Conference >Event-driven gate-level simulation with GP-GPUs
【24h】

Event-driven gate-level simulation with GP-GPUs

机译:具有GP-GPU的事件驱动的门级仿真

获取原文

摘要

Logic simulation is a critical component of the design tool flow in modern hardware development efforts. It is used widely from high level descriptions down to gate level ones to validate several aspects of the design, particularly functional correctness. Despite development houses investing vast resources in the simulation task, particularly at the gate level, it is still far from achieving the performance demands required to validate complex modern designs. In this work, we propose the first event driven logic simulator accelerated by a parallel, general purpose graphics processor (GPGPU). Our simulator leverages a gate level event driven design to exploit the benefits of the low switching activity that is typical of large hardware designs. We developed novel algorithms for circuit netlist partitioning and optimized for a highly parallel GPGPU host. Moreover, our flow is structured to extract the best simulation performance from the target hardware platform. We found that our experimental prototype could handle large, industrial scale designs comprised of millions of gates and deliver a 13x speedup on average over current commercial event driven simulators.
机译:逻辑仿真是现代硬件开发工作中设计工具流动的关键组成部分。它被广泛地从高级描述下来到门级,以验证设计的几个方面,特别是功能性的正确性。尽管开发房屋在模拟任务中投资丰富的资源,特别是在门级,但仍远未实现验证复杂现代设计所需的性能需求。在这项工作中,我们提出了由并行通用图形处理器(GPGPU)加速的第一个事件驱动逻辑模拟器。我们的模拟器利用门级事件驱动设计来利用典型的大硬件设计的低开关活动的好处。我们开发了电路网表分区的新算法,并针对高度平行的GPGPU主机进行了优化。此外,我们的流量构造成从目标硬件平台提取最佳仿真性能。我们发现,我们的实验原型可以处理大量的工业规模设计,包括数百万个盖茨,并平均提供13倍的加速,平均过流量的商业活动驱动模拟器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号