首页> 外文会议>ACM/IEEE Design Automation Conference >PAIR: Pin-aligned In-DRAM ECC architecture using expandability of Reed-Solomon code
【24h】

PAIR: Pin-aligned In-DRAM ECC architecture using expandability of Reed-Solomon code

机译:对:使用Reed-Solomon代码的可扩展性的引脚对齐In-DRAM ECC架构

获取原文

摘要

The computation speed of computer systems is getting faster and the memory has been enhanced in performance and density through process scaling. However, due to the process scaling, DRAMs are recently suffering from numerous inherent faults. DRAM vendors suggest In-DRAM Error Correcting Code (IECC) to cope with the unreliable operation. However, the conventional IECC schemes have concerns about miscorrection and performance degradation. This paper proposes a pin-aligned In-DRAM ECC architecture using the expandability of a Reed-Solomon code (PAIR), that aligns ECC codewords with DQ pin lines (data passage of DRAM). PAIR is specialized in managing widely distributed inherent faults without the performance degradation, and its correction capability is sufficient to correct burst errors as well. The experimental results analyzed with the latest DRAM model show that the proposed architecture achieves up to 106 times higher reliability than XED with 14% performance improvement, and 10 times higher reliability than DUO with a similar performance, on average.
机译:计算机系统的计算速度越来越快,并且通过过程缩放,内存的性能和密度得到了增强。但是,由于工艺规模的扩大,DRAM最近遭受了许多固有的故障。 DRAM供应商建议使用In-DRAM纠错码(IECC)来应对这种不可靠的操作。然而,常规的IECC方案具有关于错误校正和性能下降的担忧。本文提出了一种利用Reed-Solomon码(PAIR)的可扩展性的引脚对齐In-DRAM ECC架构,该架构将ECC码字与DQ引脚线(DRAM的数据通道)对齐。 PAIR专门用于管理分布广泛的固有故障而不会降低性能,并且其纠正能力也足以纠正突发错误。使用最新的DRAM模型分析的实验结果表明,所提出的体系结构可实现多达10个 6 平均而言,其可靠性比XED高出14倍,性能提高了14%,比DUO高出10倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号