首页> 外文会议>IEEE Electronic Components and Technology Conference >OpenCAPI Memory Interface Simulation and Test for Differential DIMM Channel with SNIA SFF-TA-1002 Connector
【24h】

OpenCAPI Memory Interface Simulation and Test for Differential DIMM Channel with SNIA SFF-TA-1002 Connector

机译:带有SNIA SFF-TA-1002连接器的差分DIMM通道的OpenCAPI存储器接口仿真和测试

获取原文

摘要

DDR5 Differential DIMM (DDIMM) is being defined in JEDEC and uses OMI as a host interface with the data transfer rate per data differential pair being specified at 25.6Gb/s minimum at present and at 51.2Gb/s maximum in the future. This is a significant data rate increase for DRAM modules over conventional single-ended data transferring DIMMs. For example, the DDR5 LRDIMM data transfer rate per pin is 3.2Gbps. This study utilizes the DDIMM early engineering samples with DDR4 to evaluate the OMI channel running at 25.6Gb/s.Validating the DDIMM PCB wiring for the high-speed differential memory bus requires accurate high-speed link simulations. These simulations require accurate models representing differential wiring in the DDIMM PCB stack up. The models must be built using not only representative physical dimensions but also accurate frequency dependent material properties obtained through PCB characterization. The simulation results of the initial study in 2018-19 concluded that the typical Copper Clad Laminate (CCL) and prepreg material used in the industry standard R/LR DIMM leads to signal integrity degradation relative to a better reference material at 25.6Gb/s OMI bus data rate[l]. This paper is based on 2019-20 DDIMM test results and the full channel time domain eye diagram analysis with BER at 10˄-15 assuming an improved DDIMM PCB stack up with hybrid structure to satisfy signal integrity while minimize the material cost premium.DDIMM will be paired with the Storage Networking Industry Association (SNIA) SFF-TA-1002 high speed connector which differs significantly from the JEDEC RDIMM connector for improved electrical signaling characteristics. The connector to PCB interface design has been studied as it is of utmost importance for achieving good signal integrity[l]. The DDIMM test samples for this study include the high speed connector to PCB interface attributes such as Plated Through Hole (PTH) in ground contact pad, ground plane void under OMI signal pad and tie bar removal.The challenges of DDIMM PCB mechanical interaction with SFF-TA-1002 connector have been highlighted in the initial study[l]. This study uses early engineer samples to evaluate the insertion/extraction performance. Future work will use test vehicle of PCB/connector pairs to characterize the high speed electrical performance and evaluate the contact reliability.In summary, this paper presented the full channel simulation result assuming an improved DDIMM PCB material/stack-up at 25.6Gbps for comparison with the performance that baselined in the initial work with the industry standard PCB material. Physical characterization of the engineering samples has been conducted to baseline the DDIMM PCB to connector contact interface. Electrical test is performed with early engineering samples in IBM high speed system to verify the simulation result.
机译:DDR5差分DIMM(DDIMM)在JEDEC中定义,并使用OMI作为主机接口,每个数据差分对的数据传输速率目前指定为最小25.6Gb / s,将来指定为最大51.2Gb / s。与传统的单端数据传输DIMM相比,这对于DRAM模块而言是显着的数据速率提高。例如,每个引脚的DDR5 LRDIMM数据传输速率为3.2Gbps。这项研究利用具有DDR4的DDIMM早期工程样本来评估以25.6Gb / s速度运行的OMI通道。验证高速差分存储器总线的DDIMM PCB布线需要精确的高速链路仿真。这些模拟需要精确的模型来表示DDIMM PCB堆叠中的差分接线。必须不仅使用代表性的物理尺寸,而且使用通过PCB表征获得的准确的频率相关材料属性来构建模型。 2018-19年度初步研究的模拟结果得出结论,相对于25.6Gb / s OMI更好的参考材料,行业标准R / LR DIMM中使用的典型覆铜箔层压板(CCL)和预浸料会导致信号完整性下降总线数据速率[l]。本文基于2019-20 DDIMM测试结果以及BER为10时的全通道时域眼图分析 ˄ -15假设采用改良的DDIMM PCB堆叠并采用混合结构以满足信号完整性的同时将材料成本降到最低.DDIMM将与存储网络行业协会(SNIA)SFF-TA-1002高速连接器配对,该连接器与JEDEC有很大不同RDIMM连接器可改善电信号传输特性。已经研究了PCB接口设计的连接器,因为它对于实现良好的信号完整性至关重要。本研究的DDIMM测试样本包括与PCB接口属性的高速连接器,例如接地垫中的镀通孔(PTH),OMI信号垫下方的接地层空隙以及拉杆的移除.DDIMM PCB与SFF的机械相互作用的挑战-TA-1002连接器已在最初的研究中突出显示[1]。这项研究使用早期的工程师样本来评估插入/提取性能。未来的工作将使用PCB /连接器对的测试工具来表征高速电气性能并评估接触可靠性。总而言之,本文提出了全通道仿真结果,并假设以25.6Gbps的速率对DDIMM PCB材料/堆叠进行了改进,以进行比较。具有最初使用行业标准PCB材料的基准性能。已经对工程样品进行了物理表征,以将DDIMM PCB与连接器触点接口作为基准。对IBM高速系统中的早期工程样本执行了电气测试,以验证仿真结果。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号