首页> 外文会议>Conference on Metrology, Inspection, and Process Control for Microlithography >Using e-Beam inspection and overlay as tool for identifying process weaknesses in semiconductor processing
【24h】

Using e-Beam inspection and overlay as tool for identifying process weaknesses in semiconductor processing

机译:使用电子束检查和叠加作为工具来识别半导体加工中的工艺缺陷

获取原文

摘要

Shrinking design rule coupled with complex device geometries and introduction of new materials in the manufacturing of today's semiconductor devices generate inherent device weak points which in turn give rise to mechanisms that result in yield impacting defects. The development and introduction of finFET has helped considerably in the quest to further shrink design rule. However, the design and complex manufacturing process involved in producing these high performance finFET devices bring with it a whole new class of defects that have considerable impact on device performance and yield. Some of these defects are buried beneath the wafer surface and are very difficult to detect. They are often missed by optical inspection, only to cause fails at final testing. Failure analysis (FA) then becomes the only means by which they are uncovered. FA is a destructive methodology and its benefits are realized only after the fact. Unlike FA, e-Beam inspection is non-destructive. e-Beam uses electron optics and has a unique ability to detect buried defects electrically by voltage contrast (VC) between a defective structure and its reference. As process window gets tighter and tighter process margin becomes difficult to predict. In this work, e-Beam inspection and overlay data is used to identify process weakness regions on wafer to predict fails and help optimize process and improve yield.
机译:缩小的设计规则,复杂的器件几何形状以及当今半导体器件制造中的新材料引入产生了固有的器件弱点,进而导致产生导致良率影响缺陷的机制。 finFET的开发和引入在寻求进一步缩小设计规则方面大有帮助。但是,生产这些高性能finFET器件所涉及的设计和复杂的制造过程带来了一系列全新的缺陷,这些缺陷对器件的性能和良率有相当大的影响。这些缺陷中的一些埋在晶片表面下,很难检测。光学检查通常会遗漏它们,只会导致最终测试失败。然后,故障分析(FA)成为发现故障的唯一方法。 FA是一种破坏性方法,其好处只有在事实发生之后才能实现。与FA不同,电子束检查是无损的。电子束使用电子光学器件,并具有独特的能力,可以通过缺陷结构与其参考之间的电压对比(VC)来电检测掩埋缺陷。随着工艺窗口越来越紧密,工艺裕度变得越来越难以预测。在这项工作中,电子束检查和覆盖数据用于识别晶圆上的工艺缺陷区域,以预测故障并帮助优化工艺并提高良率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号