【24h】

Reducing Test Power for Embedded Memories

机译:降低嵌入式记忆的测试力量

获取原文

摘要

With the increased number of embedded memories in mobile devices, minimizing the test power becomes a serious concern, especially when parallel testing is applied. Battery will be lost and the entire System on Chip (SoC) is subjected to be damaged if the peak power exceeds the power constraint. This paper proposes a new scheme to reduce the peak power during embedded SRAMs testing in mobile devices. The scheme is based on (a) grouping different memories into clusters based on their word lengths, and (b)scheduling read and write operations in such a way that the consumed power is minimal. Simulation results of a case-of-study show that up to 60% in the peak power reduction can be achieved, at a cost of only one additional clock cycle test time
机译:随着移动设备中的嵌入式存储器数量增加,最小化测试功率变得严重关注,特别是当应用并行测试时。如果峰值功率超过功率约束,电池将丢失,并且芯片上的整个系统(SOC)被损坏。本文提出了一种新的方案,以减少移动设备中嵌入式SRAMS测试期间的峰值功率。该方案基于(a)基于它们的字长分组不同的存储器,并以(b)调度读取和写入操作,使得所消耗的功率最小。仿真结果表明,可以实现高达60%的峰值功率降低,其成本仅为一个额外的时钟周期测试时间

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号