首页> 外文会议>Symposium on Integrated Circuits and Systems Design >Standalone Rate-Distortion FME Architecture
【24h】

Standalone Rate-Distortion FME Architecture

机译:独立速率失真FME架构

获取原文

摘要

The high computing complexity of video encoders hinders real-time throughput using a software implementation. This drawback can be amended by implementing hardware accelerators for the most computing-intensive encoder tools to achieve real-time processing while maintaining energy efficiency. In this work, we investigate how approximate and precise versions of the Fractional Motion Estimation (FME), one of the most demanding steps of modern encoders, compare in terms of hardware resources and coding efficiency. To that purpose, we designed a hardware architecture for FME targeting real-time throughput for High Definition (HD) sequences and beyond. This architecture searches over 48 candidates and, unlike most related work, uses 16-bit wide horizontal interpolated samples, which is in compliance with the High Efficiency Video Coding (HEVC) reference software. Also, it integrates all FME required computations, including the rate cost of each candidate block, what makes it a standalone FME accelerator. We analyze the impacts of our design choices in terms of coding efficiency, using software simulations, and in terms of power/energy consumption, using results obtained from standard cell synthesis.
机译:视频编码器的高计算复杂度阻碍了使用软件实现的实时吞吐量。通过为大多数计算密集型编码器工具实施硬件加速器,以在保持能效的同时实现实时处理,可以修正此缺点。在这项工作中,我们研究了分数运动估计(FME)的近似和精确版本(现代编码器最苛刻的步骤之一)在硬件资源和编码效率方面的比较。为此,我们设计了一种针对FME的硬件架构,该架构针对高清(HD)序列及更高序列的实时吞吐量。与大多数相关工作不同,该体系结构搜索了48个候选对象,并且使用16位宽的水平插值样本,该样本符合高效视频编码(HEVC)参考软件。而且,它集成了所有FME所需的计算,包括每个候选块的费率成本,这使它成为独立的FME加速器。我们使用软件模拟从编码效率方面以及使用标准细胞合成获得的结果在功耗/能耗方面分析设计选择的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号