首页> 外文会议>IEEE International New Circuits and Systems Conference >OTA-Free MASH Two-Step Incremental ADC based on Noise Shaping SAR ADCs
【24h】

OTA-Free MASH Two-Step Incremental ADC based on Noise Shaping SAR ADCs

机译:基于噪声整形SAR ADC的无OTA的MASH两步式增量ADC

获取原文

摘要

An OTA-free two-step incremental ADC (IADC) based on the noise-shaping successive approximation register (NS-SAR) topology is presented in this paper. During the first step, the ADC is configured as a multi-stage noise-shaping (MASH) 2–2 NS-SAR incremental ADC. During the second step, the first stage of the ADC is re-used to enhance the resolution of the incremental ADC. Employing 4-bit SAR ADCs as core quantizers, along with re-using parts of the hardware, can make this structure area and power-efficient. Simulation results, performed with MATLAB/SIMULINK, demonstrate the efficiency of the proposed ADC featuring a signal to quantization noise ratio (SQNR) of 150 dB, with an oversampling rate (OSR) of 48 over a 250 kHz bandwidth.
机译:本文提出了一种基于噪声整形逐次逼近寄存器(NS-SAR)拓扑的无OTA两步增量ADC(IADC)。在第一步中,ADC被配置为多级噪声整形(MASH)2–2 NS-SAR增量ADC。在第二步中,ADC的第一级被重新使用以增强增量ADC的分辨率。采用4位SAR ADC作为核心量化器,再利用硬件的某些部分,可以使这种结构面积和功率效率更高。使用MATLAB / SIMULINK进行的仿真结果证明了拟议ADC的效率,其在150 kHz带宽上具有150 dB的信噪比(SQNR)和48的过采样率(OSR)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号