首页> 外文会议>International Conference "Mixed Design of Integrated Circuits and Systems" >Retargeting the MIPS-II CPU Core to the RISC-V Architecture
【24h】

Retargeting the MIPS-II CPU Core to the RISC-V Architecture

机译:将MIPS-II CPU内核重新定位到RISC-V架构

获取原文

摘要

This paper presents the process of retargeting the existing single-issue, six stage pipeline processor core based on MIPS-II architecture to the RISC-V architecture. Both ISAs were compared and necessary code changes were implemented to the original Verilog HDL code. After retargeting, the entire processor was preliminary verified with functional simulation using RISCV-tests and RISCV-compliance suites. Moreover, performance comparison between two ISAs was carried out using the Dhrystone and CoreMark benchmarks.
机译:本文提出了将基于MIPS-II架构的现有单问题六级流水线处理器内核重新定位为RISC-V架构的过程。比较了两个ISA,并对原始的Verilog HDL代码实施了必要的代码更改。重新定位后,整个处理器通过使用RISCV测试和RISCV兼容套件的功能仿真进行了初步验证。而且,两个ISA之间的性能比较是使用Dhrystone和CoreMark基准进行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号