首页> 外文会议>Iranian Conference on Electrical Engineering >A novel 6GHz/ 573µwatt/ 30ps Dynamic Comparator with complementary differential input in 65nm CMOS Technology
【24h】

A novel 6GHz/ 573µwatt/ 30ps Dynamic Comparator with complementary differential input in 65nm CMOS Technology

机译:新颖的6GHz / 573µwatt / 30ps动态比较器,具有65nm CMOS技术的互补差分输入

获取原文

摘要

In this paper, a novel high speed dynamic comparator is presented, which its delay time is decreased compared to conventional dynamic comparators. In the suggested comparator, a complementary differential pair is utilized. As a result, the delay time is reduced and the offset voltage is improved. Furthermore, the delay and power consumption has less sensitivity to the variations of the input common mode voltage level. In the reset phase, an NMOS switch is utilized between the differential outputs nodes to reduce the delay time. The equations related to the delay time and input referred offset voltage of the proposed structure are derived and the effective parameters to reduce them are identified. The post-layout simulation results in 65nm CMOS technology demonstrate that the clock frequency of the proposed dynamic comparator can be 6GHz while the delay time is 30ps. The power consumption is 573μW when the proposed comparator is supplied with 1.2V. Also, the occupied area is 86.1 μm2 (10.63μm*8.1μm).
机译:本文提出了一种新型的高速动态比较器,与传统的动态比较器相比,其延迟时间有所缩短。在建议的比较器中,使用了互补差分对。结果,减少了延迟时间并且改善了偏移电压。此外,延迟和功耗对输入共模电压电平变化的敏感性较低。在复位阶段,在差分输出节点之间利用NMOS开关来减少延迟时间。推导了与所提出的结构的延迟时间和输入参考偏置电压有关的方程式,并确定了降低它们的有效参数。 65nm CMOS技术的布局后仿真结果表明,所提出的动态比较器的时钟频率可以为6GHz,而延迟时间为30ps。当建议的比较器提供1.2V电压时,功耗为573μW。此外,占用面积为86.1μm 2 (10.63μm*8.1μm)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号