首页> 外文会议>Annual conference on theory and applications of models of computation >Theoretical Model of Computation and Algorithms for FPGA-Based Hardware Accelerators
【24h】

Theoretical Model of Computation and Algorithms for FPGA-Based Hardware Accelerators

机译:基于FPGA的硬件加速器的计算和算法理论模型

获取原文

摘要

While FPGAs have been used extensively as hardware accelerators in industrial computation [20], no theoretical model of computation has been devised for the study of FPGA-based accelerators. In this paper, we present a theoretical model of computation on a system with conventional CPU and an FPGA, based on word-RAM. We show several algorithms in this model which are asymptotically faster than their word-RAM counterparts. Specifically, we show an algorithm for sorting, evaluation of associative operation and general techniques for speeding up some recursive algorithms and some dynamic programs. We also derive lower bounds on the running times needed to solve some problems.
机译:尽管FPGA已广泛用作工业计算中的硬件加速器[20],但尚未为基于FPGA的加速器的研究设计计算的理论模型。在本文中,我们提出了基于word-RAM的具有常规CPU和FPGA的系统上的计算理论模型。我们展示了该模型中的几种算法,它们渐近地比它们的word-RAM对应算法快。具体来说,我们展示了一种用于排序,关联操作评估的算法以及用于加速某些递归算法和某些动态程序的通用技术。我们还得出了解决某些问题所需的运行时间下限。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号