首页> 外文会议>International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design >Using EDA Tools to Push the Performance Boundaries of an Ultralow-Power IoT-VCO at 65nm
【24h】

Using EDA Tools to Push the Performance Boundaries of an Ultralow-Power IoT-VCO at 65nm

机译:使用EDA工具突破65nm超低功耗IoT-VCO的性能界限

获取原文

摘要

Voltage-controlled oscillators (VCOs) embedded in state-of-the-art radio-frequency (RF) integrated circuit (IC) multistandard transceivers must comply with extreme ultralow power requirements for modern IoT applications. However, due to the countless tradeoffs that must be considered, their manual design hardly approaches the full potential that a certain topology can achieve at advanced integration nodes. In this paper, the design and optimization of a complex IoT-VCO for a 65 nm process design kit (PDK) is fully supported by electronic design automation (EDA) tools. Firstly, a 108-dimensional performance space is optimized, providing 48 sizing solutions where the power consumption varies from 0.145 mW to 0.329 mW on the worst-case corner performance of the worst-case tuning range. Afterwards, the layout-versus-schematic (LVS) correct layout of each solution is automatically generated using a hierarchical Placer and group-based Router. Post-layout validation is carried in all solutions, and, a promising solution with 0.348 mW of worst-case post-layout power consumption is proposed for fabrication.
机译:先进的射频(RF)集成电路(IC)多标准收发器中嵌入的压控振荡器(VCO)必须符合现代IoT应用的极低功耗要求。但是,由于必须考虑无数折衷,因此它们的手动设计几乎无法达到某些拓扑在高级集成节点上可以实现的全部潜力。在本文中,电子设计自动化(EDA)工具完全支持针对65 nm工艺设计套件(PDK)的复杂IoT-VCO的设计和优化。首先,优化了108维的性能空间,提供了48种尺寸调整解决方案,其中功耗在最坏情况调整范围的最坏情况转折性能上从0.145 mW到0.329 mW不等。然后,使用分层的放置器和基于组的路由器自动生成每个解决方案的布局-原理图(LVS)正确布局。在所有解决方案中都进行了布局后验证,并且提出了一种有希望的解决方案,该方案具有0.348 mW的最坏情况的布局后功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号