首页> 外文会议>IEEE International Circuits and Systems Symposium >Modified SR latch in dynamic comparator for ultra-low power SAR ADC
【24h】

Modified SR latch in dynamic comparator for ultra-low power SAR ADC

机译:用于超低功耗SAR ADC动态比较器的改进的SR锁定

获取原文

摘要

A low power dynamic comparator for Successive Approximation (SAR) analog-to-digital converter (ADC) is presented. The modified dynamic comparator is designed to be implemented in the ultra-low power Successive Approximation Analog to Digital Converter (SAR ADC). The improved comparator has advantages of smaller resolution and stable output voltage for SAR ADC operation by using modified SR Latch compared to previous works reported. The proposed dynamic comparator is designed and simulated in the 0.18 μm CMOS process. Simulation results show that it only consumed 191 pW at 1.5 V power supply with clock frequency of 0.1 MHz. Both pre and post layout has been simulated and the performance analysis is presented.
机译:提出了一个用于连续近似(SAR)模数转换器(ADC)的低功率动态比较器。改进的动态比较器设计用于在超低功率连续近似模数上的数字转换器(SAR ADC)中实现。通过使用改进的SR闩锁报告,改进的比较器通过使用改进的SR闩锁具有更小的分辨率和稳定的输出电压的优点。所提出的动态比较器在0.18μmCMOS过程中设计和模拟。仿真结果表明,它仅在1.5 V电源下消耗191 PW,时钟频率为0.1 MHz。已经模拟了Pre和Post布局,并提出了性能分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号