【24h】

Data-Loop-Free Self-Timed Circuit Verification

机译:无数据环路自定时电路验证

获取原文

摘要

This paper presents a methodology for formally verifying the functional correctness of self-timed circuits whose data flows are free of feedback loops. In particular, we formalize the relationship between their input and output sequences. We use the DE system, a formal hardware description language built using the ACL2 theorem-proving system, to specify and verify finite-state-machine representations of self-timed circuit designs. We apply a link-joint paradigm to model self-timed circuits as networks of computations that communicate with each other with protocols. Our approach exploits hierarchical reasoning and induction to support scalability. We demonstrate our methodology by modeling and verifying several data-loop-free self-timed circuits.
机译:本文提出了一种方法,用于形式上验证数据流没有反馈回路的自定时电路的功能正确性。特别是,我们形式化了它们的输入和输出序列之间的关系。我们使用DE系统(一种使用ACL2定理证明系统构建的正式硬件描述语言)来指定和验证自定时电路设计的有限状态机表示。我们应用链接-联合范例将自定时电路建模为通过协议相互通信的计算网络。我们的方法利用层次推理和归纳来支持可伸缩性。我们通过建模和验证几个无数据环路的自定时电路来展示我们的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号