首页> 外文会议>IEEE/ACM International Symposium on Cluster, Cloud and Grid Computing >A Low-Latency Memory-Efficient IPv6 Lookup Engine Implemented on FPGA Using High-Level Synthesis
【24h】

A Low-Latency Memory-Efficient IPv6 Lookup Engine Implemented on FPGA Using High-Level Synthesis

机译:使用高级综合在FPGA上实现的低延迟内存高效IPv6查找引擎

获取原文
获取外文期刊封面目录资料

摘要

The emergence of 5G networks and real-time applications across networks has a strong impact on the performance requirements of IP lookup engines. These engines must support not only high-bandwidth but also low-latency lookup operations. This paper presents the hardware architecture of a low-latency IPv6 lookup engine capable of supporting the bandwidth of current Ethernet links. The engine implements the SHIP lookup algorithm, which exploits prefix characteristics to build a compact and scalable data structure. The proposed hardware architecture leverages the characteristics of the data structure to support low-latency lookup operations, while making efficient use of memory. The architecture is described in C++, synthesized with a highlevel synthesis tool, then implemented on a Virtex-7 FPGA. Compared to the proposed IPv6 lookup architecture, other wellknown approaches use at least 87% more memory per prefix, while increasing the lookup latency by a factor of 2.3×.
机译:5G网络和跨网络实时应用的出现对IP查找引擎的性能要求产生了巨大影响。这些引擎不仅必须支持高带宽,而且还必须支持低延迟的查找操作。本文介绍了一种低延迟IPv6查找引擎的硬件体系结构,该引擎能够支持当前以太网链路的带宽。该引擎实现了SHIP查找算法,该算法利用前缀特征来构建紧凑且可伸缩的数据结构。所提出的硬件体系结构利用数据结构的特性来支持低等待时间的查找操作,同时有效地利用了内存。用C ++描述了该架构,并使用高级综合工具进行了综合,然后在Virtex-7 FPGA上实现了该架构。与建议的IPv6查找架构相比,其他众所周知的方法每个前缀至少使用87%的内存,同时将查找延迟增加了2.3倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号