首页> 外文会议>IEEE International Conference on Integrated Circuits and Microsystems >A 14-bit 500MS/s and 1GS/s Configurable Pipelined ADC with Background Calibration
【24h】

A 14-bit 500MS/s and 1GS/s Configurable Pipelined ADC with Background Calibration

机译:具有背景校准功能的14位500MS / s和1GS / s可配置流水线ADC

获取原文

摘要

A 14-bit 500-MS/s and 1-GS/s configurable pipelined Analog-to-Digital Converter (ADC) is implemented in 28 nm CMOS. The ADC leverages dither and correlation-based background digital calibration techniques to correct the interstage gain and settling errors. A dithering technique is employed to inject a large dither signal to randomize residual non-linearity in the pipelined ADC. In order to speed up the correlation-based calibration, a variable-step-size LMS algorithm is used to extract the error coefficients. An optional interleaved mode is provided, where the two ADCs on a chip are time-interleaved to realize a single 14-bit 1 GS/s ADC. After calibration, the ADC achieves a 61.64 dB SNDR and 71.83 dB SFDR at 1 GS/s sample rate. The chip occupies 6 mm2 area and consumes 1.4 W at 2.0/1.0 V supplies.
机译:在28 nm CMOS中实现了14位500-MS / s和1-GS / s可配置的流水线模数转换器(ADC)。 ADC利用抖动和基于相关的背景数字校准技术来校正级间增益和建立误差。采用抖动技术来注入较大的抖动信号,以使流水线ADC中的残余非线性度随机化。为了加快基于相关的校准,使用了可变步长的LMS算法来提取误差系数。提供了一种可选的交错模式,其中芯片上的两个ADC是经过时间交错的,以实现单个14位1 GS / s ADC。校准后,ADC以1 GS / s的采样率实现61.64 dB的SNDR和71.83 dB的SFDR。芯片占6毫米 2 在2.0 / 1.0 V电源下消耗面积为1.4W。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号