首页> 外文会议>IEEE International Symposium for Design and Technology in Electronic Packaging >Technological solutions for throughput improvement of a Secure Hash Algorithm-256 engine
【24h】

Technological solutions for throughput improvement of a Secure Hash Algorithm-256 engine

机译:用于提高Secure Hash Algorithm-256引擎吞吐量的技术解决方案

获取原文

摘要

This article describes a set of techniques for improving the performance of an Secure Hash Algorithm 256 (SHA-256) hardware implementation. The proposed solution reduces the latency incurred for updating the intermediate hash values and relies on using combinational tree structures of CSAs interconnected in a Wallace tree manner for multi-operand addition. Furthermore, the paper investigates the throughout improvement provided by a combined implementation of architecture's binary adders with the round functions used by the hash computation process. The proposed acceleration techniques can be adapted to the other members of the SHA-2 family of algorithms. The architecture represents a case study for hardware optimization based on different combinational structures for binary addition and the effect of the carry propagate layer on the overall performance. The synthesis results of the proposed designs are provided as support for the performance analysis presented in this work.
机译:本文介绍了一组用于提高安全哈希算法256(SHA-256)硬件实现的性能的技术。所提出的解决方案减少了更新中间哈希值所引起的等待时间,并且依赖于使用以华莱士树方式互连的CSA的组合树结构进行多操作数加法。此外,本文研究了由体系结构的二进制加法器与哈希计算过程使用的舍入函数的组合实现所提供的全面改进。所提出的加速技术可以适应SHA-2系列算法的其他成员。该体系结构代表了基于不同组合结构(用于二进制加法)以及进位传播层对整体性能的影响的硬件优化案例研究。拟议设计的综合结果为这项工作中提出的性能分析提供了支持。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号