首页> 外文会议>IEEE Student Conference on Research and Development >FPGA Implementation of a Space-Time Trellis Decoder
【24h】

FPGA Implementation of a Space-Time Trellis Decoder

机译:FPGA实现时空网格解码器

获取原文

摘要

This paper describes the real-time implementation of a space-time trellis encoder and decoder using the Xilinx Virtex-4 FX12 FPGA. The code uses a generator matrix designed for 4-state space-time trellis (STT) that uses Quadrature Phase Shift Keying (QPSK) modulation scheme. The decoding process was done using Maximum Likelihood (ML) through the Viterbi Algorithm. The results show that the STT decoder can successfully decipher the encoded symbols from the STT encoder and that it can fully recover the original data in the absence of noise. The data rate of the decoder was 6.25 Msymbols/s. It was shown that 14% of the logic elements in Virtex 4 FPGA were used in implementing an encoder-decoder system.
机译:本文介绍了使用Xilinx Virtex-4 FX12 FPGA的时空网格编码器和解码器的实时实现。该代码使用设计用于4状态时空网格(STT)的发电机矩阵,该网格(STT)使用正交相移键控(QPSK)调制方案。通过Viterbi算法使用最大似然(ml)来完成解码过程。结果表明,STT解码器可以成功解密来自STT编码器的编码符号,并且它可以在没有噪声的情况下完全恢复原始数据。解码器的数据速率为6.25 msymbols / s。结果表明,在实现编码器解码器系统中使用Virtex 4 FPGA中的14%的逻辑元素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号