首页> 外文会议>IEEE Student Conference on Research and Development >A Linear Array passively quenched Single Photon Avalanche Diode
【24h】

A Linear Array passively quenched Single Photon Avalanche Diode

机译:线性阵列被动淬火单光子雪崩二极管

获取原文

摘要

The integrated circuit design of Single Photon Avalanche Diode (SPAD) with quenching circuit in CMOS is highly desirable photon detection at high rates, but low counting rates constrain image acquisition rates and dynamic range. The characterization should primarily define the dead time of quenching SPAD circuit in order to estimate the SPAD performance prior fabrication. This paper reports the development and characterization of the mathematical model SPAD on passively quenched SPAD circuit with ballast resistor. An improved model in defining the dead time (tD) response for SPAD is used to characterize the performance of 8??1 passively quenched SPAD array. The time response for both quenching and recharging time are developed for 180 nm depletion layer which means low voltage technology. Hence that, the 8??1 passively SPAD array circuit is designed by using Silterra 180nm CMOS technology for uncorrelated time measurements with on-chip 4-bit counter to improve the counting rate. The passive quenching circuit design on-chip would enable the capability to perform at higher speed, which is more than 100 kHz. In addition, are presented in this paper.
机译:CMOS中具有淬火电路的单光子雪崩二极管(SPAD)的集成电路设计是高速率的非常理想的光子检测,但计数率低限制图像采集速率和动态范围。表征应该主要定义淬火SPAD电路的死区时间,以便估计先前制造的SPAD性能。本文报告了用镇流器电阻的被动淬火的Spad电路上的数学模型Spad的开发和表征。定义SPAD的死区时间(TD)响应的改进模型用于表征8 ??的性能1被动淬火的SPAD阵列。淬火和再充电时间的时间响应是为180nm耗尽层开发的,这意味着低压技术。因此,通过使用Silterra 180nm CMOS技术来设计8 ?? 1被动SPAD阵列电路,用于用片上4位计数器进行不相关的时间测量以提高计数率。芯片上的被动淬火电路设计将使能力以较高的速度执行,该能力大于100kHz。此外,本文提出。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号