首页> 外文会议>IEEE International Symposium on Industrial Embedded Systems >Power and performance aware electronic system level design
【24h】

Power and performance aware electronic system level design

机译:具备功耗和性能意识的电子系统级设计

获取原文

摘要

System-on-Chip (SoC) designers face many challenges to improve at the same time performance and energy efficiency, due to the continuous increase of the architecture complexity. Designers use Electronic System Level (ESL) tools and virtual prototyping to face this complexity in the early step of the system design. Power consumption includes dynamic power and static power. Power consumption and performance are adversely affected by supply voltage and frequency. This potential trade-off cannot be studied separately. Our work enhances an existing industrial performance model with the introduction of a new power-aware library, which allows a combined early power and performance analysis.
机译:由于架构复杂性的不断提高,片上系统(SoC)设计人员面临着同时提高性能和能效的许多挑战。设计人员使用电子系统级(ESL)工具和虚拟原型来在系统设计的早期阶段应对这种复杂性。功耗包括动态功耗和静态功耗。功耗和性能受到电源电压和频率的不利影响。这种潜在的折衷不能单独研究。我们的工作通过引入新的功耗感知库来增强现有的工业绩效模型,该库可进行早期功耗和性能分析的组合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号