首页> 外文学位 >Automated Power-Aware System-Level Design with the MAVO Framework.
【24h】

Automated Power-Aware System-Level Design with the MAVO Framework.

机译:使用MAVO框架进行自动的功耗感知系统级设计。

获取原文
获取原文并翻译 | 示例

摘要

For the past few decades, semiconductor capabilities have been improving as Moore's law predicted. Transistor size has been shrinking and technology size will be less than 20nm in the near future. These improvements enable designers to come up with more complex systems. However, this has made power dissipation a major design obstacle. Conventionally, power consumption is considered in the later stages of the design process, like the architecture level, Register Transfer Level (RTL), gate level, and physical level, where detailed information about the design is available. Although there are many power-aware design tools at these lower levels, the simulation and evaluation time are high and often beyond the time-to-market requirements. To tackle the long simulation time as well as avoiding time consuming design modifications at lower levels, designers are raising the level of abstraction to the system level.;Over the last decade, research in Electronic System Level (ESL) design has resulted in significant advances in addressing the rising design complexity and meeting the required performance constraints. Now a major concern of system-level design is power dissipation in System-on-Chip (SoC) which not only affects battery lifetime but also thermal aspects and reliability of the end product. Although power aware design is crucial in ESL design, System Level Description Languages (SLDL) are not supporting this feature natively. Towards power-aware ESL design, in this dissertation we present MAVO, an automated framework to Monitor, Analyze, Visualize and Optimize both power and performance at the early stages of the design process. The proposed framework supports waveform-based power estimation and optimization for rapid system-level design. MAVO is adapted for automated SoC design and it is integrated to System-on-Chip Environment, a prototype ESL design tool for rapid power-aware design.;We perform different experiments to evaluate the accuracy and fidelity of the framework, including JPEG image encoder, MP3 audio decoder and H.264 video decoder and encoder. Experimental results show that our developed framework can achieve a high degree of fidelity while providing significant speedup.;We also examined MAVO for applying different power optimization mechanisms on a Canny edge detector application. Our studies show large potential for design modification toward power efficient design models at system-level. Additionally we applied MAVO along with static analyzer tool in order to capture power and performance trade-offs and apply power optimization techniques automatically.;Overall, our work provides an advanced power estimation infrastructure for power- and performance-aware system model development. It can significantly help embedded system designers to build low-power and reliable products in shorter time frame.
机译:在过去的几十年中,正如摩尔定律所预测的,半导体能力一直在提高。晶体管尺寸一直在缩小,并且在不久的将来技术尺寸将小于20nm。这些改进使设计人员可以提出更复杂的系统。但是,这使功耗成为主要的设计障碍。常规上,功耗是在设计过程的后期阶段考虑的,例如体系结构级别,寄存器传输级别(RTL),门级别和物理级别,其中提供了有关设计的详细信息。尽管在这些较低的级别上有许多功耗感知设计工具,但是仿真和评估时间很高,并且通常超出了上市时间要求。为了解决较长的仿真时间并避免在较低级别进行耗时的设计修改,设计人员正在将抽象级别提高到系统级别。在过去的十年中,电子系统级别(ESL)设计的研究取得了重大进展。解决不断增加的设计复杂性并满足所需的性能约束。现在,系统级设计的主要关注点是片上系统(SoC)的功耗,它不仅影响电池寿命,而且还影响最终产品的散热和可靠性。尽管功耗意识设计在ESL设计中至关重要,但是系统级描述语言(SLDL)本身并不支持此功能。面向功耗感知的ESL设计,在本文中,我们提出了MAVO,这是一个在设计过程的早期阶段就可以监视,分析,可视化和优化功耗和性能的自动化框架。所提出的框架支持基于波形的功率估计和优化,以进行快速的系统级设计。 MAVO适用于自动化SoC设计,并且已集成到片上系统环境(System-on-Chip Environment,片上系统环境),这是用于快速功耗感知设计的原型ESL设计工具。 ,MP3音频解码器以及H.264视频解码器和编码器。实验结果表明,我们开发的框架可以实现较高的保真度,同时提供显着的加速效果。我们还研究了MAVO在Canny边缘检测器应用中应用不同功率优化机制的情况。我们的研究表明,在系统级朝着节能设计模型进行设计修改的潜力很大。此外,我们将MAVO与静态分析器工具一起使用,以捕获功率和性能之间的折衷,并自动应用功率优化技术。总体而言,我们的工作为功率和性能感知的系统模型开发提供了高级功率估算基础架构。它可以极大地帮助嵌入式系统设计人员在较短的时间内构建低功耗和可靠的产品。

著录项

  • 作者

    Samei, Yasaman.;

  • 作者单位

    University of California, Irvine.;

  • 授予单位 University of California, Irvine.;
  • 学科 Engineering Computer.;Engineering Electronics and Electrical.
  • 学位 Ph.D.
  • 年度 2014
  • 页码 127 p.
  • 总页数 127
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号