首页> 外文会议>International Conference on Telecommunications and Signal Processing >Fractional frequency synthesizer using flying adder principle
【24h】

Fractional frequency synthesizer using flying adder principle

机译:使用飞行加法器原理的分数频率合成器

获取原文

摘要

The frequency synthesis is one of the most important and most actively researched subjects in the field of VLSI mixed-signal circuit design. Among the existing techniques in this area, phase locked loop fractional architecture is a widely used one for generating frequencies which are not integer multiple of the input reference frequency. Flying-Adder architecture is an emerging technique which is based on a new concept time-average-frequency, to generate frequencies. This paper presents simple fractional frequency synthesizer architecture based on concept flying-adder and phase locked loop principle. The simulation results concerning this approach are presented.
机译:频率合成是VLSI混合信号电路设计领域中最重要且最受积极研究的科目之一。在该领域的现有技术中,锁相环分数架构是广泛使用的,用于产生不是输入参考频率的整数倍数的频率。飞行加法器架构是一种基于新概念时间平均频率的新兴技术,以产生频率。本文介绍了基于概念飞行加法器和锁相环原理的简单分数频率合成器架构。提出了关于这种方法的仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号