首页> 外文会议>Symposium on Integrated Circuits and Systems Design >Software-Defined Radio design based on GALS architecture for FPGAs
【24h】

Software-Defined Radio design based on GALS architecture for FPGAs

机译:基于GALS架构的FPGA的软件定义无线电设计

获取原文

摘要

The design, implementation and comparison of Software-Defined Radio (SDR) based on GALS architectures were focused on. GALS port controllers, previously proposed for implementation in ASIC, have been redesigned for use in conventional FPGAs, eliminating the need for hard macros. A GALS architecture for SDR was proposed and validated, comprising a wrapper described in VHDL. In addition, some guidelines for its implementation in synchronous designs are shown. Whereas asynchronous wrappers were designed to be robust and to dispense timing verification, the verification effort is negligible, since the same test benches can be used for both designs. When compared with a synchronous design, a reduction of 39% in the dynamic consumption was obtained, what may be even greater if the idle clock periods are considered. We saw that for the same device, it is possible to earn 53% in the data flow (throughput), signifying that the radio is able to process a broader band, or that the cost of equipment can be reduced, once it is possible to adopt a cheaper FPGA version with lower performance.
机译:重点关注基于GALS架构的软件定义无线电(SDR)的设计,实现和比较。以前建议在ASIC中实现的GALS端口控制器已经过重新设计,可以在常规FPGA中使用,从而消除了对硬宏的需求。提出并验证了用于SDR的GALS架构,其中包括VHDL中描述的包装器。此外,还显示了一些在同步设计中实现它的准则。尽管异步包装器被设计为健壮的并且可以分配时序验证,但是验证工作可以忽略不计,因为两种设计都可以使用相同的测试台。与同步设计相比,动态功耗降低了39%,如果考虑空闲时钟周期,则可能会更大。我们看到,对于同一个设备,有可能获得53%的数据流(吞吐量),这表明,只要有可能,无线电就可以处理更宽的频带,或者可以降低设备的成本。采用价格较低且性能较低的FPGA版本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号