首页> 外文会议>International Scientific Conference Electronics >Fully integrated PVT detection and impedance self-calibration system design
【24h】

Fully integrated PVT detection and impedance self-calibration system design

机译:完全集成的PVT检测和阻抗自校准系统设计

获取原文

摘要

The paper presents a fully integrated PVT variation detection and on-die resistance calibration system for high-speed applications. The proposed system separately measures and compensates the MOS device resistance deviation due to process, voltage and temperature variation. Temperature detection is performed in a range of -40°C to 125°C independently from supply voltage variations. Logic block of mixed-signal system automatically starts MOS resistance calibration process when PVT variation is detected. The design is implemented in 28nm CMOS process. The presented compensation method can be used in the I/O circuits of such standards as DDR (Double Data Rate), USB (Universal Serial Bus), PCI (Peripheral Component Interconnect), etc.
机译:本文提出了一种全集成的PVT变化检测和用于高速应用的模具电阻校准系统。所提出的系统分别测量并补偿由于过程,电压和温度变化引起的MOS器件电阻偏差。温度检测独立于电源电压变化在-40°C至125℃的范围内进行。当检测到PVT变化时,混合信号系统的逻辑块自动启动MOS电阻校准过程。该设计以28nm CMOS过程实现。呈现的补偿方法可用于如DDR(双数据速率),USB(通用串行总线),PCI(外围组件互连)等的这种标准的I / O电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号