首页> 外文会议> >An analysis of power supply induced jitter for a voltage mode driver in high speed serial links
【24h】

An analysis of power supply induced jitter for a voltage mode driver in high speed serial links

机译:高速串行链路中电压模式驱动器的电源引起的抖动分析

获取原文

摘要

Estimation of jitter in early design cycle of an SoC is necessary to avoid jitter budget conflicts in the design. In this paper, an analysis of power supply induced jitter in a commonly used voltage mode driver architecture in serial links is discussed. The circuit used for the analysis is designed in 28nm FD-SOI technology but the analysis is technology independent. Jitter induced by noise in power delivery networks is analyzed by a transfer function from power supply to the output by a small signal equivalent model. The analysis can be extended generically for System-On-Chip (SoC) level design considerations.
机译:为了避免设计中的抖动预算冲突,必须在SoC的早期设计周期中估计抖动。本文讨论了在串行链路中常用的电压模式驱动器架构中电源引起的抖动的分析。用于分析的电路是采用28nm FD-SOI技术设计的,但分析与技术无关。电力传输网络中由噪声引起的抖动通过小信号等效模型通过从电源到输出的传递函数进行分析。可以针对片上系统(SoC)级别的设计考虑因素对分析进行一般性扩展。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号