首页> 外文会议>IEEE International Conference on Semiconductor Electronics >An ultra-low power and area efficient 10 bit digital to analog converter architecture
【24h】

An ultra-low power and area efficient 10 bit digital to analog converter architecture

机译:超低功耗和面积高效10位数字到模拟转换器架构

获取原文

摘要

An ultra-low power and area efficient successive approximation register (SAR) analog-to-digital converter (ADC) is presented. To achieve ultra-low power performance, a digital-to-analog converter (DAC) architecture is proposed that combined a 4-bit thermometer coded and a 6-bit C-2C array to form a 10-bit DAC. Thereby, power consumption and area of the design are drastically reduced by virtue of lower switching activity and smaller size capacitor array. Add on to that, the architecture also has better linearity. The proposed 10-bit DAC is designed and simulated in a 0.18 μm CMOS process. Simulation results show that it only consumed 1.74 nW at 1.5 V power supply.
机译:提出了超低功率和区域有效的连续近似寄存器(SAR)模数转换器(ADC)。为了实现超低功率性能,提出了一种数模转换器(DAC)架构,组合4位温度计编码和6位C-2C阵列以形成10位DAC。由此,由于较低的开关活动和更小的电容器阵列,设计的功耗和面积大大减少。添加到那个方面,该架构也具有更好的线性度。所提出的10位DAC在0.18μmCMOS过程中设计和模拟。仿真结果表明,仅在1.5 V电源下仅消耗1.74 NW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号