首页> 外文会议>IEEE International Conference on Mechatronics and Automation >SEE vulnerability bit analysis method for switch matrix of SRAM-based FPGA circuits
【24h】

SEE vulnerability bit analysis method for switch matrix of SRAM-based FPGA circuits

机译:基于SRAM的FPGA电路开关矩阵的SEE漏洞位分析方法

获取原文
获取外文期刊封面目录资料

摘要

Analytical method is becoming a novel and attractive method to evaluate the Single Event Effect (SEE) performance of the circuit implemented in SRAM-based FPGA. A SEE vulnerability analysis model of FPGA circuit is proposed, which describes the function between the soft failure rate and the SEE vulnerability bit of FPGA circuit. The analysis methodology of SEE vulnerability bit of switch matrix is stated, and a software based on RapidSmith platform is developed. Fault injection based on reconfiguration of SRAM-based FPGA has been developed to verify the analysis method. The experimental results indicate that the SEE vulnerability bit analysis method is feasible.
机译:分析方法正在成为一种新颖且有吸引力的方法,用于评估在基于SRAM的FPGA中实现的电路的单事件效果(SEE)性能。提出了一种FPGA电路的SEE脆弱性分析模型,该模型描述了软故障率与FPGA电路的SEE脆弱性位之间的功能。阐述了交换矩阵的SEE漏洞位分析方法,并开发了基于RapidSmith平台的软件。已经开发了基于重新配置基于SRAM的FPGA的故障注入来验证分析方法。实验结果表明,SEE漏洞位分析方法是可行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号