首页> 外文会议>International Symposium on Embedded Multicore/Many-core Systems-on-Chip >cReComp: Automated Design Tool for ROS-Compliant FPGA Component
【24h】

cReComp: Automated Design Tool for ROS-Compliant FPGA Component

机译:Crecomp:符合ROS的FPGA组件的自动设计工具

获取原文

摘要

Autonomous mobile robots require high-performance computation to meet variety of requirements of functions, such as sensing, intelligent image processing and controlling actuators. We focus on FPGA as a hardware platform for autonomous mobile robot system. However, a FPGA-based system is not effective in development cost, since it requires HDL-based design whose productivity is relatively low. In order to solve this problem, we have already proposed a design principle of ROS-compliant FPGA component, which is effective in easy integration of a FPGA device into any robot system. Although it allows ROS-based software to access easily to hardware circuitry in FPGA, high development cost of HDL-based circuitry still remains as a large problem. So, in this paper, we propose cReComp which is an automated design tool to improve productivity of ROS-compliant FPGA component. cReComp generates codes of interface software and hardware automatically. We evaluate cReComp from two major aspects: improvements in design productivity, and operation speed of generated FPGA components by cReComp. Experimental results show that only less than one hour is enough for novice designers to implement a ROS-compliant FPGA component into programmable SoC. Furthermore, our results reveal that generated FPGA component operates 1.85 times faster than the original software-based component.
机译:自主移动机器人需要高性能计算,以满足各种功能要求,例如感测,智能图像处理和控制执行器。我们专注于FPGA作为自主移动机器人系统的硬件平台。然而,基于FPGA的系统在开发成本中无效,因为它需要基于HDL的设计,其生产率相对较低。为了解决这个问题,我们已经提出了符合ROS的FPGA组件的设计原则,这在简单地将FPGA设备集成到任何机器人系统中都是有效的。虽然它允许基于ROS的软件在FPGA中轻松访问硬件电路,但基于HDL的电路的高开发成本仍然保持在一个大问题。因此,在本文中,我们提出了一种用于提高符合ROS的FPGA组件的生产率的Crecomp。 CreComp自动生成接口软件和硬件的代码。我们评估了两个主要方面的CreComp:设计生产力的改进,CRECOMP的生成FPGA组件的操作速度。实验结果表明,只有不到一小时足以让新手设计师将ROS标准的FPGA组件实施到可编程SOC中。此外,我们的结果表明,生成的FPGA组件比原始软件的组件快1.85倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号