首页> 外文会议>International Symposium on Embedded Multicore/Many-core Systems-on-Chip >A Benes Based NoC Switching Architecture for Mixed Criticality Embedded Systems
【24h】

A Benes Based NoC Switching Architecture for Mixed Criticality Embedded Systems

机译:基于Benes的混合临界嵌入式系统的NoC交换架构

获取原文

摘要

Multi-core, Mixed Criticality Embedded (MCE) real-time systems require high timing precision and predictability to guarantee there will be no interference between tasks. These guarantees are necessary in application areas such as avionics and automotive, where task interference or missed deadlines could be catastrophic, and safety requirements are strict. In modern multi-core systems, the interconnect becomes a potential point of uncertainty, introducing major challenges in proving behaviour is always within specified constraints, limiting the means of growing system performance to add more tasks, or provide more computational resources to existing tasks. We present MCENoC, a Network-on-Chip (NoC) switching architecture that provides innovations to overcome this with predictable, formally verifiable timing behaviour that is consistent across the whole NoC. We show how the fundamental properties of Benes networks benefit MCE applications and meet our architecture requirements. Using SystemVerilog Assertions (SVA), formal properties are defined that aid the refinement of the specification of the design as well as enabling the implementation to be exhaustively formally verified. We demonstrate the performance of the design in terms of size, throughput and predictability, and discuss the application level considerations needed to exploit this architecture.
机译:多核,混合关键嵌入式(MCE)实时系统需要很高的定时精度和可预测性,以确保任务之间不会有干扰。这些保证在航空电子和汽车等应用领域是必不可少的,在这些领域中,任务干扰或错过的最后期限可能是灾难性的,并且对安全性的要求也很严格。在现代多核系统中,互连成为潜在的不确定性点,证明行为的主要挑战始终在指定的约束之内,从而限制了提高系统性能以增加更多任务或为现有任务提供更多计算资源的方式。我们介绍了MCENoC,一种片上网络(NoC)交换体系结构,该体系结构提供了创新技术来克服此问题,它具有可预测的,可正式验证的定时行为,该行为在整个NoC上都是一致的。我们展示了Benes网络的基本属性如何使MCE应用程序受益并满足我们的体系结构要求。使用SystemVerilog断言(SVA),定义了形式属性,这些形式属性有助于改进设计规范,并能够对形式实现进行详尽的形式验证。我们从大小,吞吐量和可预测性方面展示了设计的性能,并讨论了开发此体系结构所需的应用程序级别注意事项。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号