首页> 外文会议>International Symposium on Embedded Computing and System Design >32 Bit re-configurable RISC processor design and implementation for BETA ISA with inbuilt matrix multiplier
【24h】

32 Bit re-configurable RISC processor design and implementation for BETA ISA with inbuilt matrix multiplier

机译:具有内置矩阵乘法器的BETA ISA的32位可重配置RISC处理器设计和实现

获取原文

摘要

A 32 bit re-configurable RISC processor design has been proposed in this paper. The design is based on BETA Instruction Set Architecture, introduced by MIT, USA with precise no. of instructions for high speed computing using general purpose RISC processors. In our proposed design, a new non-pipelined and re-configurable data path has been introduced to provide inbuilt matrix multiplication functionality additional to BETA ISA. The incorporated matrix multiplier enables this processor to be a great option for DSP applications with signal and image processing requirements. Von-Neumann architecture has been followed for memory implementation with two separate 32-bits address and data lines. Hence, this processor design can support up to 4 GB of external memory. The design has thirty 32bit sized internal general purpose registers for direct instruction fetch. The design is implemented using Verilog HDL. Further, synthesis and function verification has been done on Xilinx Virtex 6 using Xilinx Tool suit.
机译:本文提出了一种32位可重配置RISC处理器设计。该设计基于美国麻省理工学院(MIT)推出的BETA指令集体系结构,编号为。通用RISC处理器进行高速计算的指令集。在我们提出的设计中,引入了一种新的非流水线且可重新配置的数据路径,以提供BETA ISA之外的内置矩阵乘法功能。内置的矩阵乘法器使该处理器成为具有信号和图像处理要求的DSP应用的理想选择。遵循冯·诺依曼(Von-Neumann)架构,通过两条独立的32位地址和数据线实现了存储器。因此,该处理器设计可以支持多达4 GB的外部存储器。该设计具有30个32位大小的内部通用寄存器,用于直接取指令。该设计是使用Verilog HDL实现的。此外,已经使用Xilinx工具套件在Xilinx Virtex 6上进行了综合和功能验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号