首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Squarer exploration for energy-efficient sum of squared differences
【24h】

Squarer exploration for energy-efficient sum of squared differences

机译:平方差求和的平方差之和的探索

获取原文

摘要

The main reason for the long time and high energy requirements of state-of-the-art Video Coding (VC) standards, such as the HEVC, is the large amount of distortion calculations. Among the most known and used ones is the Sum of Squared Differences (SSD) which has a strong correlation with the Peak Signal-to-Noise Ratio (PSNR). Such correlation is explored by current encoders to provide a good trade-off between rate and distortion. Once VC is mandatory in current battery-powered devices, the adopted distortion metric must be as energy-efficient as possible. Although simple, the SSD requires a square operation, which hardware realization is costly. Thus, some VC hardware designs replace the SSD by the Sum of Absolute Differences (SAD). However, using SAD instead of SSD pays a price in coding efficiency. In this work we investigate four hardware designs for the square operation. Synthesis results for the designed architectures are compared to a reference SAD design from the literature. The best SSD architecture, using clock gating, requires only 20% more energy than SAD.
机译:诸如HEVC之类的最新视频编码(VC)标准对时间长和能量要求高的主要原因是失真计算量大。其中最著名和最常用的是平方和(SSD),它与峰值信噪比(PSNR)有很强的相关性。当前的编码器正在探索这种相关性,以在速率和失真之间提供良好的折衷。一旦在当前的电池供电设备中强制使用VC,那么采用的失真指标就必须尽可能节能。尽管简单,但SSD需要平方运算,因此硬件实现成本很高。因此,某些VC硬件设计将SSD替换为绝对差之和(SAD)。但是,使用SAD代替SSD会牺牲编码效率。在这项工作中,我们研究了方形运算的四种硬件设计。将所设计架构的综合结果与文献中的参考SAD设计进行了比较。使用时钟门控的最佳SSD架构仅比SAD能耗高20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号