首页> 外文会议>Iranian Conference on Electrical Engineering >Ultra-low-power front-end CMOS true logarithmic amplifier for biopotential signal acquisition applications
【24h】

Ultra-low-power front-end CMOS true logarithmic amplifier for biopotential signal acquisition applications

机译:用于生物电势信号采集应用的超低功耗前端CMOS真对数放大器

获取原文

摘要

An ultra-low-power logarithmic amplifier is presented in order to use in the front-end of preconditioning stages of bio-potential and neural recording microsystems. In such applications, low-power and low-noise performance is very challenging and important. The proposed true logarithmic amplifier, designed by making use of the piece-wise linear approximation and based on the parallel summation topology, includes five low-power limiting amplifiers. In this amplifier, the DC offset removal mechanism applies a low-pass filter in the feedback loop to reject the input offset. This amplifier has been simulated in a 0.18 μm CMOS technology. The simulation results demonstrate a CMRR of 134.7 dB at 50/60 Hz and an input referred noise of 2.53 μV in a bandwidth of 0.1-10 kHz. To reduce the power consumption, all transistors are biased in sub-threshold region. The power consumption is 3.72 μW from a 1.2 V power supply.
机译:提出了一种超低功率对数放大器,以用于生物电势和神经记录微系统的预处理阶段的前端。在这样的应用中,低功耗和低噪声性能是非常具有挑战性和重要的。拟议的真正对数放大器是通过使用分段线性逼近设计的,并基于并行求和拓扑结构,其中包括五个低功率限制放大器。在该放大器中,直流偏移消除机制在反馈环路中应用了一个低通滤波器,以抑制输入偏移。该放大器已采用0.18μmCMOS技术进行了仿真。仿真结果表明,在50/60 Hz时CMRR为134.7 dB,在0.1-10 kHz带宽内的输入参考噪声为2.53μV。为了降低功耗,所有晶体管都在亚阈值区域内偏置。 1.2 V电源的功耗为3.72μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号