首页> 外文会议>IEEE International Conference on Electron Devices and Solid-State Circuits >Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses
【24h】

Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses

机译:栅极 - 偏压下聚合物薄膜晶体管的阈值 - 电压不稳定性和漏极偏压应力

获取原文

摘要

Polymer thin-film transistors (PTFTs) based on MEH-PPV semiconductor are fabricated by spin-coating process and characterized. Gate-bias and drain-bias stress effects at room temperature are observed in the devices. The saturation current decreases and the threshold voltage shifts toward negative direction upon the gate-bias stress. However, the saturation current increases and the threshold voltage shifts toward positive direction upon the drain-bias stress. For variable bias stress conditions, carrier mobility is almost unchanged. The results suggest that the origin of threshold-voltage shift upon negative gate-bias stress is predominantly associated with holes trapped within the SiO2 gate dielectric or at the SiO2/Si interface due to hot-carrier emission under high gate-bias stress, while time-dependent charge trapping into the deep trap states in the channel region is responsible for the drain-bias stress effect in the PTFTs.
机译:基于MEH-PPV半导体的聚合物薄膜晶体管(PTFT)通过旋涂工艺制造并表征。在器件中观察到室温下的栅极 - 偏置和漏极偏置应力效应。饱和电流降低,并且阈值电压在栅极 - 偏置应力时朝向负方向移位。然而,饱和电流增加并且阈值电压在漏极偏压应力时朝向正方向移动。对于可变偏置应力条件,载流子迁移率几乎不变。结果表明,负栅极偏置应力下的阈值电压变换的起源主要与捕获在SiO 2 栅极电介质或SiO 2 / SI的孔相关联由于高栅极偏置应力下的热载体发射导致的界面,而时间依赖的电荷捕获到沟道区域中的深阱状态是负责PTFT中的漏极偏置应力效应。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号