首页> 外文会议>International Symposium on Next-Generation Electronics >A window-based methodology for ADBs insertion and clock gating design in multiple power modes
【24h】

A window-based methodology for ADBs insertion and clock gating design in multiple power modes

机译:基于窗口的方法可在多种功耗模式下进行ADB的插入和时钟门控设计

获取原文

摘要

In the low power design of integrated circuits, multiple power modes and clock gating are the two common techniques to reduce dynamic power consumption. In the multiple power modes designs, replacing some of the normal buffers with adjustable delay buffers (ADBs) and assign different delay values in different power modes is one of the promising solutions to satisfy the clock skew constraint, and clock gate splitting is necessary to satisfy the enable timing constraint in clock gating designs. However, both ADBs insertion and gate splitting increase the hardware cost. In this paper, under both the enable timing constraint and clock skew constraint, we propose a skew-window based methodology to reduce the total hardware cost of ADBs and clock gates simultaneously. In comparison with when only ADBs insertion or clock gate splitting technique is applied, experimental results show that our methodology can satisfy the constraints in all the power modes and reduce the hardware cost effectively.
机译:在集成电路的低功耗设计中,多种功耗模式和时钟门控是降低动态功耗的两种常用技术。在多种功耗模式设计中,用可调延迟缓冲器(ADB)替换某些普通缓冲器并在不同功耗模式下分配不同的延迟值是满足时钟偏斜约束的有前途的解决方案之一,而时钟门分裂必须满足时钟门控设计中的启用时序约束。但是,ADB的插入和门拆分都会增加硬件成本。在本文中,在使能时序约束和时钟偏移约束下,我们提出了一种基于偏移窗口的方法,以同时降低ADB和时钟门的总硬件成本。与仅使用ADB插入或时钟门分离技术的情况相比,实验结果表明,我们的方法可以满足所有功耗模式的约束,并有效降低硬件成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号