首页> 外文会议>European Solid‐State Circuits Conference >A 24-µW 11-bit 1-MS/s SAR ADC with a bidirectional single-side switching technique
【24h】

A 24-µW 11-bit 1-MS/s SAR ADC with a bidirectional single-side switching technique

机译:具有双向单侧开关技术的24µW 11位1-MS / s SAR ADC

获取原文

摘要

This paper presents a low-power SAR ADC with a bidirectional single-side (BSS) switching technique. It reduces the DAC reference power and the total number of unit capacitors by 86% and 75% respectively, compared to the conventional SAR switching technique. It also minimizes the DAC switch driving power as it has only 1 single-side switching event every comparison cycle. Unlike the existing monotonic switching technique that also has only 1 switching event, the comparator input common-mode voltage for the proposed technique does not converge to ground but to V, and thus, obviates the need for a specially designed comparator. To further reduce power, a segmented common-centroid capacitor layout is developed to ensure good matching accuracy. An 11-bit prototype ADC fabricated in 0.18-µm 1P6M CMOS technology achieves an ENOB of 10.3 bits and an SFDR of 77 dB. Operating at 1 MS/s, it consumes only 24 µW from a 1V power supply, leading to a FOM of 19.9 fJ/conv-step.
机译:本文提出了一种具有双向单边(BSS)切换技术的低功耗SAR ADC。与传统的SAR开关技术相比,它可将DAC参考功率和单位电容器总数分别减少86%和75%。由于每个比较周期只有1个单侧开关事件,因此它也使DAC开关驱动功率最小。与现有的仅具有一个开关事件的单调开关技术不同,所提出的技术的比较器输入共模电压不会收敛到地,而是会收敛到V,因此不需要专门设计的比较器。为了进一步降低功耗,开发了分段共心电容器布局,以确保良好的匹配精度。采用0.18-μm1P6M CMOS技术制造的11位原型ADC的ENOB为10.3位,SFDR为77 dB。它以1 MS / s的速度工作,从1V电源仅消耗24 µW的功率,因此FOM为19.9 fJ / conv-step。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号