首页> 外文会议>Institute of Electrical and Electronics Engineers International Symposium on Power Semiconductor Devices ICs >Failure analysis and optimization for synchronous rectifier Lateral DMOS transistor in DC-DC buck converter
【24h】

Failure analysis and optimization for synchronous rectifier Lateral DMOS transistor in DC-DC buck converter

机译:DC-DC降压转换器中同步整流器横向DMOS晶体管的故障分析和优化

获取原文

摘要

In this work, a new failure mechanism for the multifinger synchronous rectifier Lateral DMOS (LDMOS) in an 18V-to-5V DC-DC buck converter under overload current condition has been presented. An optimization structure based on the failure mechanism is also proposed to improve the rated load current of the converter. The novel LDMOS makes the rated load current of the DC-DC converter increase by 17%.
机译:在这项工作中,提出了一种在过载电流条件下用于18V至5V DC-DC降压转换器中的多指同步整流器横向DMOS(LDMOS)的新故障机制。提出了一种基于故障机理的优化结构,以提高变频器的额定负载电流。新型LDMOS使DC-DC转换器的额定负载电流增加了17%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号