首页> 外文会议>IEEE Asian Test Symposium >Systematic Hold-time Fault Diagnosis and Failure Debug in Production Chips
【24h】

Systematic Hold-time Fault Diagnosis and Failure Debug in Production Chips

机译:生产芯片中系统的持有时间故障诊断和失败调试

获取原文

摘要

Hold-time faults can occur in complex designs but can be difficult to diagnose. This paper presents a systematic hold-time diagnosis method for logic circuits. A four-phase flow is introduced to solve the problem. The identification phase identifies groups of systematic error logs by systematic errors. The filtering phase builds a majority error log to avoid the effect of random defects. The verification phase verifies that the candidate fault is a hold-time fault and recognizes capture flip-flops. The determination phase determines the fault models and their corresponding faulty flip-flops. Experiments on two industrial cases show the effectiveness of our technique, both of which have been verified through root-cause analysis. The proposed technique outperforms standard diagnosis performed by a commercial tool.
机译:持有时间故障可能发生在复杂的设计中,但可能难以诊断。本文介绍了逻辑电路的系统持续时间诊断方法。引入了四相流动以解决问题。识别阶段通过系统错误识别系统错误日志的组。过滤阶段构建了大多数错误日志,以避免随机缺陷的效果。验证阶段验证候选故障是一个停机时间故障并识别捕获触发器。确定阶段确定故障模型及其相应的错误触发器。两种工业案例的实验表明了我们技术的有效性,两者都是通过根本原因分析验证的。所提出的技术优于商业工具进行的标准诊断。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号