首页> 外文会议>North Atlantic Test Workshop >Delay Test of Embedded Memories
【24h】

Delay Test of Embedded Memories

机译:嵌入回忆的延迟测试

获取原文

摘要

Memory arrays cannot be as easily tested as other storage elements. They can be considered as non-scan cells. Memory built-in self-test (MBIST), functional test, and macro test are used to test memory arrays. However, these techniques have relatively poor coverage of the timing critical paths. We propose path delay test through memory arrays using pseudo functional test with K Longest Paths Per Gate (PKLPG). Long paths captured into a non-scan cell (including a memory cell) are propagated to a scan cell, and non-scan cells are initialized so that they can launch transitions onto long paths.
机译:内存阵列不能像其他存储元素一样容易地测试。它们可以被视为非扫描细胞。内置内置自检(MBist),功能测试和宏观测试用于测试内存阵列。然而,这些技术具有相对较差的时间关键路径的覆盖范围。我们通过使用伪功能测试,通过每个门(PKLPG)的K最长路径,通过存储器阵列提出路径延迟测试。捕获到非扫描单元(包括存储器单元)的长路径传播到扫描单元,并且初始化非扫描单元,以便它们可以在长路径上发射转换。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号