首页> 外文会议>North Atlantic Test Workshop >Test Compression Improvement with EDT Channel Sharing in SoC Designs
【24h】

Test Compression Improvement with EDT Channel Sharing in SoC Designs

机译:通过SOC设计中的EDT信道共享测试压缩改进

获取原文

摘要

This paper proposes an innovative test compression technology for system-on-chip (SoC) designs to share scan input channels across multiple cores which use EDT [1] compression. A new DFT compression architecture is proposed to separate control and data channels such that the control channels can be individually accessible, whereas data channels can be shared among a group of cores. The paper illustrates the benefits of the proposed technology in both the enhancement of compression ratios and the flexibility of test compression planning in a core-based SoC design flow. Experimental results with a few large industrial SoCs demonstrate that using the proposed technology the compression can be improved up to 1.87X.
机译:本文提出了一种用于片上系统(SOC)设计的创新测试压缩技术,用于跨多个核心共享扫描输入通道,该核心使用EDT [1]压缩。提出了一种新的DFT压缩架构来分离控制和数据信道,使得可以单独访问控制信道,而可以在一组核中共享数据信道。本文说明了所提出的技术在基于核心的SOC设计流程中的压缩比增强和测试压缩计划的灵活性的益处。具有少数大型工业SOC的实验结果表明,使用所提出的技术,压缩可以提高1.87倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号