首页> 外文会议>North Atlantic Test Workshop >Design and Test of Adaptive Computing Fabrics for Scalable and High-Efficiency Cognitive SoC Applications
【24h】

Design and Test of Adaptive Computing Fabrics for Scalable and High-Efficiency Cognitive SoC Applications

机译:适用于可扩展和高效认知SoC应用的自适应计算结构的设计和测试

获取原文

摘要

In this paper, a new adaptive computing fabric (ACF) that achieves both real-time multi-mode/multi-rate adaptation and lower error floor for cognitive SoC applications is presented. The VLSI architecture of the ACF is experimentally shown to meet the DVB, 802.3an and 802.ad target specifications. Our design delivers a 10-14 bit error rate (BER) with a bit energyto- noise density of Eb/N0=5dB with an energy-efficiency of 0.61pJ/bit. Experiments are conducted comparing Low-Density Parity-Check (LDPC) codes error correction performance in the presence of unreliable circuits due to aggressive manufacturing defect rates and/or run-time defect rates from components enabled by SoC integration. We report on a 201.6Gbps 65nm CMOS design and Xilinx FPGA prototype, which demonstrates in hardware how real-time adaptive techniques can accelerate decoding convergence and lower the error floor. Finally, We show experimentally that our ACF design can achieve energyefficiency throughput speed-ups at scale in the range of 200x to 5000x as compared to the same algorithm running in software (optimized C program) on a single CPU core.
机译:在本文中,提出了一种新的自适应计算结构(ACF),该结构可实现针对认知SoC应用的实时多模式/多速率自适应和较低的错误下限。实验表明,ACF的VLSI架构符合DVB,802.3an和802.ad目标规范。我们的设计提供10-14的误码率(BER),比特能量噪声比为Eb / N0 = 5dB,能量效率为0.61pJ / bit。在存在不可靠电路的情况下,进行了比较低密度奇偶校验(LDPC)码纠错性能的实验,这是由于SoC集成实现的组件的制造缺陷率和/或运行时缺陷率过大而导致的。我们报告了201.6Gbps 65nm CMOS设计和Xilinx FPGA原型,该原型在硬件上演示了实时自适应技术如何加速解码收敛并降低错误率。最后,我们通过实验证明,与在单个CPU内核上以软件(优化的C程序)运行的相同算法相比,我们的ACF设计可以在200x至5000x的范围内实现大规模的能源效率吞吐加速。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号