首页> 外文会议>Euromicro Conference on Digital System Design >Fault-Tolerant Irregular Topology Design Method for Network-on-Chips
【24h】

Fault-Tolerant Irregular Topology Design Method for Network-on-Chips

机译:片上网络的容错不规则拓扑设计方法

获取原文

摘要

As the technology sizes of integrated circuits (ICs) scale down rapidly, current transistor densities on chips dramatically increase. While nanometer feature sizes allow denser chip designs in each technology generation, fabricated ICs become more susceptible to wear-outs, causing operation failure. Even a single link failure within an on-chip fabric can halt communication between application blocks, which makes the entire chip useless. In this study, we aim to make faulty chips designed with Network-on-Chip (NoC) communication usable. Specifically, we present a fault-tolerant irregular topology generation method for application specific NoC designs. Designed NoC topology allows a different routing path if there is a link failure on the default routing. We compare fault-tolerant topologies with regular fault-tolerant ring topologies, and non-fault-tolerant application specific irregular topologies on energy consumption, performance, and area using multimedia benchmarks and custom-generated graphs.
机译:随着集成电路(IC)的技术规模迅速缩小,芯片上的电流晶体管密度急剧增加。尽管纳米特征尺寸允许在每一代技术中进行更密集的芯片设计,但制造的IC变得更容易磨损,从而导致操作失败。即使片上结构中的单个链路故障也可能会中断应用程序块之间的通信,这会使整个芯片变得无用。在这项研究中,我们旨在使通过片上网络(NoC)通信设计的故障芯片可用。具体来说,我们针对特定的NoC设计提出了一种容错的不规则拓扑生成方法。如果默认路由上出现链路故障,则设计的NoC拓扑允许使用不同的路由路径。我们使用多媒体基准和自定义生成的图形将能耗,性能和面积方面的容错拓扑与常规容错环形拓扑以及非容错应用特定的不规则拓扑进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号