首页> 外文会议>IEEE International Symposium on Consumer Electronics >Design and implementation of FPGA-based transmitter memory management system
【24h】

Design and implementation of FPGA-based transmitter memory management system

机译:基于FPGA的发射机存储器管理系统的设计与实现

获取原文

摘要

FPGA is the first choice for developing the prototype system and the IP cores. Many existing network protocols are developed as IP cores, for example, the ethernet MAC open core. In this paper, an FPGA-based memory management system is proposed for the MAC protocol IP core, to facilitate the memory status acquisition and to support the functions in term of receiving packets from the upper layer, transmitting aggregated packets, and selectively re-transmitting the failed packets. The basic idea is to separate the packet management function from the packets store function of the memory system, where each buffer descriptor in the packet management block corresponds to a packet buffer in the packet store block. The design philosophy and the implementation details are presented.
机译:FPGA是开发原型系统和IP内核的首选。许多现有的网络协议被开发为IP核,例如,以太网MAC开放核。本文针对MAC协议IP核,提出了一种基于FPGA的内存管理系统,以方便内存状态获取,并支持从上层接收数据包,传输聚合数据包以及有选择地重新传输数据的功能。失败的数据包。基本思想是将分组管理功能与存储器系统的分组存储功能分开,其中分组管理块中的每个缓冲器描述符对应于分组存储块中的分组缓冲器。介绍了设计原理和实现细节。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号