首页> 外文会议>International Symposium on Design and Diagnostics of Electronic Circuits Systems >Protecting combinational logic in pipelined microprocessor cores against transient and permanent faults
【24h】

Protecting combinational logic in pipelined microprocessor cores against transient and permanent faults

机译:保护流水线微处理器核心中的组合逻辑免受瞬态和永久性故障的影响

获取原文

摘要

CMOS technology trends at one side open up some opportunities like making small and power efficient devices available, which in turn allow to put more functionality into a single chip. However, on the other side it poses some challenges like making devices vulnerable to hard and soft errors. In this paper we propose an efficient fault-tolerant architecture able to deal with permanent and transient faults in combinational parts of pipeline structures. The principle consists in triplicating the combinational logic parts but, unlike TMR, only two copies are running in parallel while the third one remains in standby until an error is detected. We implement this approach on a MIPS microprocessor as case study to make it resilient against transient and permanent faults.
机译:一方面,CMOS技术的发展趋势带来了一些机遇,例如提供小型,高能效的设备,从而使更多的功能集成到单个芯片中。但是,另一方面,它带来了一些挑战,例如使设备容易受到硬错误和软错误的影响。在本文中,我们提出了一种有效的容错体系结构,该体系结构能够处理管道结构组合部分中的永久性故障和瞬态故障。原理是将组合逻辑部分进行三倍处理,但是与TMR不同,它仅并行运行两份副本,而第三份副本处于待机状态,直到检测到错误为止。作为案例研究,我们在MIPS微处理器上实现了这种方法,以使其能够抵抗瞬态和永久故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号