首页> 外文会议>IEEE European Test Symposium >Error detection and recovery in better-than-worst-case timing designs
【24h】

Error detection and recovery in better-than-worst-case timing designs

机译:优于最坏情况的时序设计中的错误检测和恢复

获取原文

摘要

Better-than-worst-case timing design methodologies aim at increasing throughput by speeding up the clock to the point where circuit timing margins are reduced to zero and even beyond. In low power designs such as Razor, this efficiency improvement is translated into power savings at a fixed operational clock rate through adaptive and dynamic voltage scaling. The main challenge in such designs is the development of efficient mechanisms to detect and recover from the occasional timing errors that can occur. We survey recently published designs in this domain with a special focus on the error detection and recovery approaches employed. Experimental prototype processors implemented by ARM and Intel are also discussed.
机译:优于最坏情况的时序设计方法旨在通过将时钟加速至电路时序裕量降至零甚至更高的程度来提高吞吐量。在诸如剃刀之类的低功耗设计中,这种效率提高可通过自适应和动态电压缩放转换为以固定工作时钟速率节省的功率。这种设计的主要挑战是开发有效的机制,以检测偶尔出现的时序错误并从中恢复。我们调查了该领域最近发布的设计,特别关注所采用的错误检测和恢复方法。还讨论了由ARM和Intel实现的实验原型处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号