首页> 外文会议>IEEE European Test Symposium >Two soft-error mitigation techniques for functional units of DSP processors
【24h】

Two soft-error mitigation techniques for functional units of DSP processors

机译:针对DSP处理器功能单元的两种软错误缓解技术

获取原文

摘要

This paper presents two soft-error mitigation methods for DSP processors. Considering that a DSP processor is composed of several functional units and each functional unit constitutes of a control unit, some registers and combinational logic, a unique characteristic of DSP workloads has been deployed to develop a masking mechanism for the control-logic of each functional unit. Combinational logic has been elaborated with a fast recovery mechanism to isolate the fault-free functional units and re-execute the erroneous instruction. These techniques have been implemented on a DSP processor in order to assess the achieved fault-tolerance versus the imposed overheads.
机译:本文介绍了两种用于DSP处理器的软错误缓解方法。考虑到DSP处理器由几个功能单元组成,每个功能单元都构成一个控制单元,一些寄存器和组合逻辑,因此已经部署了DSP工作负载的独特特性来为每个功能单元的控制逻辑开发一种屏蔽机制。 。通过快速恢复机制精心设计了组合逻辑,以隔离无故障的功能单元并重新执行错误的指令。这些技术已在DSP处理器上实现,以便评估所实现的容错与所施加的开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号