首页> 外文会议>IEEE European Test Symposium >Interleaved scrambling technique: A novel low-power security layer for cache memories
【24h】

Interleaved scrambling technique: A novel low-power security layer for cache memories

机译:交错加扰技术:用于高速缓存的新型低功耗安全层

获取原文

摘要

Memory systems security has increased over the last decade due to the sensitive information which is stored in plain text. Device specific attacks, such as cold-boot and side-channel monitoring have been reported as being successfully in retrieving encryption and private keys from algorithms like AES and RSA. In this paper, we propose a new technique of securing the cache memories by scrambling the stored data that uses interleaved scrambling vectors which reduce the power consumption if compared to the standard scrambling technique. Dissemination rules for the retained data in the cache are employed, in order to make data unusable if retrieved successfully by any type of attack. The proposed technique is analyzed and evaluated from several points of views, including area overhead, power consumption and time performance.
机译:在过去的十年中,由于以纯文本形式存储的敏感信息,内存系统的安全性得到了提高。据报道,特定于设备的攻击(例如冷启动和边信道监控)已成功从AES和RSA等算法中检索加密和私钥。在本文中,我们提出了一种通过对存储的数据进行加扰来保护高速缓存存储器的新技术,该技术使用了交错的加扰向量,与标准加扰技术相比,可以降低功耗。为了使数据在通过任何类型的攻击成功检索后都无法使用,采用了缓存中保留数据的传播规则。从包括面积开销,功耗和时间性能在内的多个角度对所提出的技术进行了分析和评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号