首页> 外文会议>Asia and South Pacific Design Automation Conference >Design and control methodology for fine grain power gating based on energy characterization and code profiling of microprocessors
【24h】

Design and control methodology for fine grain power gating based on energy characterization and code profiling of microprocessors

机译:基于微处理器的能量表征和代码配置的细粒功率门控设计和控制方法

获取原文

摘要

This paper presents a design and control scheme of a microprocessor whose internal function units are power gated at instruction-by-instruction basis. Enabling/disabling the power gating is adaptively controlled under the support of on-chip leakage monitors and the operating system to minimize energy overhead due to sleep-in and wakeup. Measured results of the fabricated chip in the 65nm CMOS technology demonstrated that our approach reduces energy to 21–35% in the range of 25–85°C as compared to the non power-gated case. Energy dissipation was reduced by up to 15% as compared to the conventional fine-grain power gating technique in the same temperature range.
机译:本文提出了一种微处理器的设计和控制方案,该微处理器的内部功能单元在逐条指令的基础上进行了功率门控。在片上漏电监控器和操作系统的支持下,可自适应地控制启用/禁用电源门控,以最大程度地减少由于睡眠和唤醒引起的能量开销。在65nm CMOS技术中制造的芯片的测量结果表明,与非电源门控情况相比,我们的方法在25-85°C的范围内将能量降低至21-35%。在相同温度范围内,与传统的细粒度功率门控技术相比,能耗最多降低了15%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号